Shopping Cart

No products in the cart.

IEEE ISO IEC 10861 1994

$114.29

ISO/IEC Standard for Information Technology- Microprocessor Systems- High-Performance Synchronous 32-Bit Bus: Multibus II

Published By Publication Date Number of Pages
IEEE 1994 140
Guaranteed Safe Checkout
Category:

If you have any questions, feel free to reach out to our online customer service team by clicking on the bottom right corner. We’re here to assist you 24/7.
Email:[email protected]

New IEEE Standard – Active. The operation, functions, and attributes of a parallel system bus (PSB), called MULTIBUS II, are defined. A high-performance backplane bus intended for use in multiple processor systems, the PSB incorporates synchronous, 32-bit multiplexed address/data, with error detection, and uses a 10 MHz bus clock. This design is intended to provide reliable state-of-the-art operation and to allow the implementation of cost-effective, high-performance VLSI for the bus interface. Memory, I/O, message, and geographic address spaces are defined. Error detection and retry are provided for messages. The message-passing design allows a VLSI implementation, so that virtually all modules on the bus will utilize the bus at its highest performance32 to 40 Mbyte/s. An overview of PSB, signal descriptions, the PSB protocol, electrical characteristics, and mechanical specifications are covered.

PDF Catalog

PDF Pages PDF Title
1 Title Page
5 Introduction
6 Participants
8 CONTENTS
11 1. General overview
1.1 Scope
1.2 Normative references
12 2. Definitions
15 3. Guide to notation
3.1 General
3.2 Signal notation
3.3 Figure notation
16 3.4 Notation in state-flow diagrams
3.5 Notation for multiple bit data representation
17 4. PSB overview
4.1 General
18 4.2 Address/data path and system control signals
4.3 Message-passing facility
4.4 Interconnect facility
4.5 Synchronous operation of the PSB
4.6 Bus operations on the PSB
22 4.7 Central services module
5. Signal descriptions
5.1 General
5.2 Signal groups
30 6. PSB protocol
6.1 General
31 6.2 Arbitration operation
41 6.3 Transfer operation
62 6.4 Exception operation
66 6.5 Central control functions
73 6.6 State-flow diagrams
86 7. Electrical characteristics
7.1 General
87 7.2 AC timing specifications
94 7.3 DC specifications for signals
95 7.4 Current limitations per connector
96 7.5 Pin assignments
99 8. Mechanical specifications
8.1 General
100 8.2 Board sizes and dimensions
101 8.3 Printed board layout considerations
8.4 Front panel
8.5 Connectors
102 8.6 Backplanes
110 9. IEEE 1296 System Interface specification
9.1 Overview
111 9.2 Interconnect space operation
126 9.3 I/O space operation
127 9.4 Memory space operations
9.5 Message space operations
138 10. IEEE 1296 capabilities
10.1 Characteristic codes
139 Annex A—Recommended documentation practices
IEEE ISO IEC 10861 1994
$114.29